| Course Title:             | COE                                     |  |  |  |
|---------------------------|-----------------------------------------|--|--|--|
| Course Number:            | 608                                     |  |  |  |
| Semester/Year (e.g.F2016) | W2024                                   |  |  |  |
|                           |                                         |  |  |  |
| Instructor:               | Dr. Hafeez                              |  |  |  |
|                           |                                         |  |  |  |
| Assignment/Lab Number:    | 2                                       |  |  |  |
| Assignment/Lab Title:     | Program Counter and Register Set Design |  |  |  |
|                           |                                         |  |  |  |
| Submission Date:          | 30/1/2024                               |  |  |  |
| Due Date:                 | 30/1/2024                               |  |  |  |

| Student<br>LAST Name | Student<br>FIRST Name | Student<br>Number | Section | Signature* |
|----------------------|-----------------------|-------------------|---------|------------|
| Mohamed              | Lama                  | 501042394         | 042     | LAMA       |
|                      |                       |                   |         |            |
|                      |                       |                   |         |            |

<sup>\*</sup>By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.nyerson.ca/senate/current/pol60.pdf">http://www.nyerson.ca/senate/current/pol60.pdf</a>

# COE608: Lab 2

# 1.Lab Objective

We are designing a processor that requires several registers that are either 32-bit or 1-bit. Therefore we were required to implement a 1-bit and a 32-bit register using VHDL. Our objective was to then simulate the register set, as well as test it.

We then were required to implement a 32-bit Program Counter (PC) using VHDL, and also simulate and test it.

# 2. Experiment Details

### 1-bit Register:



• This is the VHDL code I used to implement the 1-bit register.

#### 32-bit register:

This is the VHDL code that I used to implement the 32-bit register

### Program Counter (PC):

```
Complete East Vew Polect Enterprenents Processing Tools Window Help © Search Information Help ©
```

This is the VHDL code that I used to implement the PC register.

### 3. Results:

# Register 1:



• This is the result after implementation and simulation of the 1-bit register.

# Register 32:



This is the result of the implementation and simulation of the 32-bit register.

#### PC:



• This is the result of the implementation and simulation of the PC register.

### 4. Discussion:

### 1-bit Register:

• As shown in the waveform, the result was as expected because the value that we loaded into the input data, 'd', was loaded into the register and assigned as the output after the load signal, 'ld', was equal to '1' and 'clr' was 0.

#### 32-bit Register:

As can be seen from the waveform, the result was as expected because the value that
we loaded into the input data, 'd', was assigned to the output value 'Q' when 'ld' was '1'
and 'clr' was '0'

### PC register:

• As can be seen from the waveform, the result was as expected, however there is one missing increment after the output '9'. But other than that, the output is incremented by 4, and when 'clr' is 1, the output is 0.